Problem 1: 3 input NOR layout



## Problem 2:

Normally, the inverter has to drive a load. This could be an external load or loading from inverter's own diffusion capacitance, capacitance from gates driven or interconnect capacitance. You already know the recipes to find and estimate these capacitances. Due to the presence of this load, a step edge pulse at the input will have rounded edges at the output. The timing quantities fall time  $t_{\rm f}$ , rise time  $t_{\rm r}$  and delay time  $t_{\rm d}$  are defined in the next figure like in the notes.





Initially, when input switches from 0 to  $V_{DD}$ , n transistor is turned on as  $V_{DS} = V_{DD}$  and  $V_{GSn} = V_{DD} > V_{tn}$  for it. At  $V_{in} = V_{DD}$ , p channel transistor is totally off. Hence the nchannel device is pulling the output down.

The n-channel device is in saturation if

$$V_{DS} \ge \left(V_{GSn} - V_{tn}\right) / (1 + \delta_n),$$
 i.e. 
$$V_O \ge \frac{V_{DD} - V_{tn}}{1 + \delta_n}$$

Hence for output voltages from  $V_{DD}$  to  $\left(V_{DD}-V_{tn}\right)/\left(1+\delta_{n}\right)\!,$  the n-channel device is in saturation.

For the capacitor this forms the discharge current. If it takes time  $t_{d1}$  for the output voltage to fall from  $V_{DD}$  to  $(V_{DD} - V_{tn}) / (1 + \delta_n)$ , charge balancing yields  $charge \ \Delta Q = t_{d1} \bullet I_{ds} = C_L \Delta V = \frac{C_L \left( V_{DD} \delta_n + V_{tn} \right)}{1 + \delta_n},$ 

charge 
$$\Delta Q = t_{d1} \cdot I_{ds} = C_L \Delta V = \frac{C_L (V_{DD} \delta_n + V_{tn})}{1 + \delta_n}$$
,

as the change in capacitor voltage is

$$\begin{split} \left| \Delta V \right| &= V_{DD} - \frac{\left( V_{DD} - V_{tn} \right)}{1 + \delta_n} \\ &= \frac{V_{DD} \delta_n + V_{tn}}{1 + \delta_n} \\ t_{d1} &= \frac{C_L \left( V_{DD} \delta_n + V_{tn} \right)}{I_{ds} \left( 1 + \delta_n \right)} = \frac{2 C_L \left( V_{DD} \delta_n + V_{tn} \right)}{\left( \frac{W_n}{L_n} \right) \mu_n C_{ox} \left( V_{DD} - V_{tn} \right)^2} \end{split}$$

after substituting saturation current expression for the n-channel device current. For typical  $V_{tn}$  = 0.2  $V_{DD}$  and  $\delta_n \approx 0$ , we have

$$t_{d1} = \frac{2 C_L}{\beta_n} \frac{0.2 V_{DD}}{0.64 V_{DD}^2} = \frac{0.625 C_L}{\beta_n V_{DD}}$$

where 
$$\beta_n = \left(\frac{W_n}{L_n}\right) \mu_n C_{ox}$$

For  $V_O$  between  $\frac{V_{DD} - V_{tn}}{1 + \delta_n}$  and the switching voltage  $V_{inv}$ , the n-channel device

is in the linear region. Hence the pull down current (linear region n-channel device current) is a function of  $V_{\rm O}$ . Hence we have to integrate incremental delays to get total delay  $t_{\rm d2}$  in this region.

$$t_{d2} = -C_L \underbrace{\int\limits_{V_{DD}-V_{tn}}^{V_{inv}} \frac{dV_O}{I_{ds}}}_{I_{ds}}$$

But for any V<sub>O</sub> in this region,

$$\begin{split} I_{ds} = & \left(\frac{W_n}{L_n}\right) \mu_n \, C_{ox} \, V_O \left[ \left(V_{DD} - V_{tn}\right) - \frac{1}{2} \left(1 + \delta_n\right) V_O \right] \\ \therefore t_{d2} = & -\frac{C_L}{\beta_n} \, \frac{V_{inv}}{\frac{V_{DD} - V_{tn}}{1 + \delta_n}} \, \frac{d \, V_O}{\left[ \left(V_{DD} - V_{tn}\right) - \frac{1}{2} \left(1 + \delta_n\right) V_O \right] V_O} = -\frac{C_L}{\beta_n} \, I^* \\ \text{Here } \beta_n = & \left(\frac{W_n}{L_n}\right) \mu_n \, C_{ox} \, . \\ I^* = & \frac{\left(1 + \delta_n\right)}{2 \left(V_{DD} - V_{tn}\right)} \, \frac{V_{inv}}{\int V_{DD} - V_{tn}} \left\{ \frac{2}{V_O \left(1 + \delta_n\right)} + \frac{1}{\left[ \left(V_{DD} - V_{tn}\right) - \frac{1}{2} \left(1 + \delta_n\right) V_O \right]} \right\} d \, V_O \end{split}$$

using method of partial fractions.

$$I^* = \frac{1}{\left(V_{DD} - V_{tn}\right)} \left\{ ln \left[ \frac{V_{inv}}{\left(\frac{V_{DD} - V_{tn}}{1 + \delta_n}\right)} \right] + ln \frac{\left(V_{DD} - V_{tn}\right)}{2\left[\left(V_{DD} - V_{tn}\right) - \frac{1}{2}\left(1 + \delta_n\right)V_{inv}\right]} \right\}$$

where

$$V_{inv} = V_{tn} + \frac{V_{DD} - V_{tn} - V_{tp}}{1 + \sqrt{\frac{\left(\frac{W_n}{L_n}\right)\mu_n \left(1 + \delta_n\right)}{\left(\frac{W_p}{L_p}\right)\mu_p \left(1 + \delta_p\right)}}}$$

Which can be found by equating saturation currents of the two devices when  $V_{in} = V_{inv}$ . Thus,  $t_{d2}$  can, in principle be found.

Under simplified assumption that

$$\begin{split} &V_{tn} = 0.2 \ V_{DD}, \ V_{inv} \approx 0.5 \ V_{DD}, \\ &\delta_n \approx \delta_p \approx 0, \ we \ have \\ &I^* = \frac{1}{0.8 \ V_{DD}} \left[ ln \frac{0.5 \ V_{DD}}{0.8 \ V_{DD}} + ln \frac{0.8 \ V_{DD}}{2(0.8 - 0.25) V_{DD}} \right] \\ &I^* = -\frac{1}{0.8 \ V_{DD}} ln \frac{1.1}{0.5} = -\frac{0.986}{V_{DD}} \end{split}$$

Hence,

$$t_{d2} = -\frac{C_L}{\beta_n} \left( -\frac{0.986}{V_{DD}} \right) = \frac{0.986 C_L}{\beta_n V_{DD}}$$

Thus, accurate estimation of load is needed to get the delay. The total delay t<sub>d</sub> is given by

$$t_d = t_{d1} + t_{d2} = \frac{1.61 \, C_L}{\beta_n \, V_{DD}}$$

To calculate fall time  $t_f$ , notice that we need to account for voltage fall from  $0.9~V_{DD}$  to  $0.1~V_{DD}$  for the output voltage. Hence in the first region where  $0.9V_{DD} \le V_O \le$ 

 $\frac{V_{DD} - V_{tn}}{1 + \delta_n}$  and n-channel device is in saturation, the method for  $t_{d1}$  calculation can be applied to give

$$\begin{aligned} \left| \Delta V \right| &= V_{DD} - \frac{\left( V_{DD} - V_{tn} \right)}{1 + \delta_n} - 0.1 V_{DD} \\ &= \frac{0.9 V_{DD} \delta_n + V_{tn} - 0.1 V_{DD}}{1 + \delta_n} \end{aligned}$$

$$t_{f1} = \frac{2 C_{L} \left( V_{tn} - 0.1 V_{DD} + 0.9 \, \delta_{n} V_{DD} \right)}{\beta_{n} \left( V_{DD} - V_{tn} \right)^{2}}$$

Hence for simplified case of

$$V_{tn} = 0.2 \text{ V}_{DD} \text{ and } \delta_n = 0, \text{ we have}$$

$$t_{fl} = \frac{0.313 \text{ C}_L}{\beta_n \text{ V}_{DD}}$$

 $t_{f2}$  can be calculated with the same technique as that of  $t_{d2}$  except for lower limit changing to 0.1  $V_{DD}$  from the switching voltage  $V_{inv}$ .

$$\begin{split} t_{f2} &= -\frac{C_L}{\beta_n} \frac{\int\limits_{V_{DD} - V_{tn}}^{0.1 V_{DD}} \frac{dV_O}{\left[ \left( V_{DD} - V_{tn} \right) - \frac{1}{2} \left( 1 + \delta_n \right) V_O \right] V_O}{\left[ \left( V_{DD} - V_{tn} \right) - \frac{1}{2} \left( 1 + \delta_n \right) V_O \right] V_O} \\ &= -\frac{C_L}{\beta_n} \frac{1}{\left( V_{DD} - V_{tn} \right)} \left\{ \ln \left[ \frac{0.1 V_{DD}}{\left( \frac{V_{DD} - V_{tn}}{1 + \delta_n} \right)} \right] + \ln \left[ \frac{\left( V_{DD} - V_{tn} \right)}{2 \left( V_{DD} - V_{tn} - \left( \frac{0.1 V_{DD}}{2} \right) (1 + \delta_n) \right)} \right] \right\} \end{split}$$

Again for simplified case of

$$V_{tn} = 0.2 V_{DD}$$
 and  $\delta_n = 0$ , we have

$$\begin{split} t_{f2} &= -\frac{C_L}{\beta_n} \frac{1}{0.8 \, V_{DD}} \left[ ln \frac{0.1 \, V_{DD}}{0.8 \, V_{DD}} + ln \frac{0.8 \, V_{DD}}{2 \times 0.75 V_{DD}} \right] \\ t_{f2} &= \frac{C_L}{\beta_n} \frac{1}{0.8 \, V_{DD}} ln \frac{1.5}{0.1} = \frac{3.39 \, C_L}{\beta_n \, V_{DD}} \end{split}$$

Hence 
$$t_f = t_{f1} + t_{f2} = \frac{3.7 C_L}{\beta_n V_{DD}}$$
.

Hence accurate estimation of C<sub>L</sub> is the key to obtain accurate delay estimation.

The similar expressions can be derived for  $t_r$  with  $\delta_n \rightarrow \delta_p$ ,  $V_{tn} \rightarrow V_{tp}$ ,  $V_{inv} \rightarrow V_{inv}$ ,  $V_{tp} \approx -0.2 \ V_{DD}$ .

We have

$$t_{\rm r} = \frac{3.7 \, \rm C_L}{\beta_{\rm p} \, \rm V_{\rm DD}}.$$

Hence for equal rise and fall time,  $\beta_n \approx \beta_p$  or

$$\frac{W_n}{W_p} \cdot \frac{L_p}{L_n} \approx \frac{\mu_p}{\mu_n} \text{ or } \frac{W_p}{L_p} \approx (2 \text{ to } 3) \frac{W_n}{L_n}$$

which is a fairly well known result.

Problem 3: From problem 2, 
$$t_d = t_{d1} + t_{d2} = \frac{1.61 \, C_L}{\beta_n \, V_{DD}}$$

Here 
$$C_L = 100 \text{fF}$$
,  $V_{DD} = 1.2 \text{V}$ ,  $\beta_n = \left(\frac{W_n}{L_n}\right) \mu_n C_{ox}$ .

Also,  $\mu_n C_{ox} = 1.2 \text{mA/V}^2$ ,  $t_d = 10 \text{ps}$ . As technology is 65 nm, we expect  $L = 2\lambda = 65 \text{nm}$ .

Therefore 
$$10 \times 10^{-12} = \frac{1.61 \times 100 \times 10^{-15}}{\frac{W}{L} \times 1.2 \times 10^{-3} \times 1.2}$$
. Hence  $\frac{W}{L} = 11.18 \approx 12$  as widths are

normally restricted to an integer multiple of L in design. Hence W = 780 nm.

To estimate diffusion parasitic, we neglect interconnect capacitance as it is small and in absence of bias, use zero bias to get conservative load value. Both area capacitance and peripheral capacitance that depend on perimeter of the drain needs to be considered. A simple layout will be as shown both transistors.



Hence Area of drain for each transistor =  $0.78 \times 2.5 \times 0.065$  square microns and perimeter =  $2(0.78 + 2.5 \times 0.065)$  micron.

Hence zero bias C

- $= 2 \times 0.78 \times 2.5 \times 0.065 \times 0.1 + 2(0.78 + 2.5 \times 0.065) \times 0.8 + 2(0.78 + 2.5 \times 0.065) \times 0.9$
- = 3.23 fF which is only a small contribution.

At the input end, the capacitance will be WL\*poly over gate area cap  $= 2X0.78 \times 0.065 \times 1.918 = 0.194$  fF which is also quite low.